That would give a data path about 50 ns. Assuming the Address logic is the same speed, and memory access
read is 25 ns. Write back of ram to emulate core 25 ns.
Compared to 1960, this is 5 us / .050 us or 100x faster. .010 us for the FPGA, is 500x faster, in 2020,
60 years later. That is ~ 8x faster per decade for the FPGA, ~ 1.5 x faster for TTL.
Sadly the TTY is 110 baud.

Ben.